## HETEROGENEOUS PROCESSOR WITH HIGH-SPEED DECISION TREE SCHEDULER View U.S. Patent Application Publication No. US-2025-0068462 in PDF format. WARF: P230362US01 Inventors: Umit Ogras, Toygun Basaklar, Ahmet Goksoy, Anish Krishnakumar ## Overview The growing demand for high-performance and energy-efficient processing in machine learning, image processing, and wireless communication has led to the rise of computer architectures combining general purpose processors with specialized hardware accelerators such as digital signal processors (DSPs), image signal processors (ISPs), and fixed function accelerators performing fast Fourier transform encoding and Viterbi decoding operations. Scheduling application tasks on such heterogeneous architectures is difficult. Simple heuristics can be used but they are typically limited to specific use cases that, by their nature, fall short of an optimal solution. More sophisticated approaches, such as machine learning, incur high runtime overheads. ## The Invention UW-Madison researchers have developed a decision-tree based scheduler capable of sophisticated nanosecond scheduling decisions with relatively few calculations. The decision tree is designed to be differentiable allowing it to be pre-trained using a simulation of the heterogeneous architecture. ## **Tech Fields** - Information Technology: Hardware - <u>Information Technology : Networking & telecommunications</u> For current licensing status, please contact Michael Carey at <a href="mailto:mcarey@warf.org">mcarey@warf.org</a> or 608-960-9867 We use cookies on this site to enhance your experience and improve our marketing efforts. By continuing to browse without changing your browser settings to block or delete