

IEEE ENERGY CONVERSION CONGRESS & EXPO **Betroit, Michigan, USA** @ct.9-13

### An Investigation into the Effect of the Gate Drive Resistance on the Performance of the Balanced Inverter

Pengkun Tian

Feida Chen

Thomas M. Jahns

Bulent Sarlioglu

Wisconsin Electric Machines and Power Electronics Consortium (WEMPEC) Department of Electrical and Computer Engineering University of Wisconsin-Madison







### **Outline**



- Introduction
- Switching Event Analysis
- Spectrum of Source CM Voltage
- Experimental Results
- Conclusion







### **Objectives**



- Investigate impact of gate resistance on CM EMI performance of balanced inverter
- Analyze the switching transient of balanced inverter
- Develop a simplified analytical model for predicting impact of gate resistance
- Compare source CM voltage of balanced inverter at different gate resistance
- Compare the experimental results with analytical predictions







### **Introduction to Balanced Inverter**



#### Power Circuit Topology of Balanced Voltage-Source Inverter



#### CMV of Balanced Inverter Under ideal condition



#### CMV of balanced inverter is zero theoretically

Compared with traditional CM EMI suppression solutions such as CM filters, balanced voltage-source inverter can reduce the *volume*, *weight*, and *cost* of drive system

Balanced inverter is a novel solution to CM EMI with significant reduction in volume, weight, and cost of drive system

- Although balanced inverter has many benefits, performance of balanced inverter suffers from impact of *non-ideal* operation of its hardware implementation such as *non-symmetrical PCB layout*
- Some efforts have been devoted to investigate impacts of non-ideal operation conditions. However, impact of *gate drive resistance* on balanced inverter's performance has *not* been investigated
- Existing research concerning impact of gate drive resistance on inverters *cannot* be directly applied to balanced inverter
- This paper presents a simplified analytical model predicting impact of the gate drive resistance combined with unsymmetrical parasitic inductances on CM-EMI performance of balanced inverter.

There is a knowledge gap regarding impact of gate drive resistance on performance of balanced inverter









## **Switching Events Analysis**











## **Turn-on Transient**







**Period 1**  $(t_0 < t < t_1)$ 

- $i_{d_{Q_1}}$  starts to increase
- Due to imbalanced parasitic inductance distribution, Common Mode Voltage generates

• 
$$v_{CM_a} = \frac{v_{ag} + v_{a'g}}{2} = -\frac{L_{difference}a_R}{2t_{ir}}(t - t_0)$$

**Period 2**  $(t_1 < t < t_2)$ 

- $i_{d_{Q_1}}$  reaches target value
- $v_{cm}$  keeps constant

**Period 3**  $(t_2 < t < t_3)$ 

•  $v_{cm}$  starts to decrease

• 
$$V_{CM_a} = -\frac{L_{difference}a_R}{2} + \frac{b_R}{2}(t - t_{ir} - t_{on})$$









# **Turn-off Transient**

IEEE ENERGY CONVERSION CONGRESS & EXPO





**Period 4**  $(t_4 < t < t_5)$ 

- Output voltage starts to decrease
- $Q_1$  and  $Q_7$  still conduct

• 
$$v_{CM_a} = 0$$

**Period 5**  $(t_5 < t < t_6)$ 

• 
$$i_{d_{Q_1}}$$
 starts to decrease

• 
$$v_{cm} = \frac{L_{difference}d_R}{t_{if}}(t - t_5)$$

**Period 6**  $(t_6 < t < t_7)$ 

- $v_{cm}$  starts to decrease
- Length of this period is determined by parasitic inductances of power loop and ac parasitic resistance







# **Spectrum Analysis of Source CM Voltage**



#### Spectrum of CMV of single phase with fixed duty cycle

$$S(n) = \frac{|L_{difference}|a_R d_R T|}{4n^2 \pi^2} \left| \frac{1}{d_R} \left[ \frac{\frac{1}{t_{ir}} \left(1 - e^{-j2n\pi t_{ir}/T}\right) + \frac{1}{t_{ir}} \left(1 - e^{-j2n\pi t_{ir}/T}\right) + \frac{1}{a_R} \left[ \frac{1}{t_{os_f}} e^{-j2n\pi t_{os_f}/T} \left(e^{-j2n\pi t_{os_f}/T} - 1\right) \right] - \frac{1}{a_R} \left[ \frac{1}{t_{os_f}} e^{-\frac{j2n\pi t_{if}}{T}} \left(e^{-j2n\pi t_{os_f}/T} - 1\right) \right] e^{-jn\pi \left(2DT + t_{ir} + t_{on} + t_{off_f}\right)/T} \right] e^{-jn\pi \left(2DT + t_{ir} + t_{on} + t_{off_f}\right)/T} \left(e^{-j2n\pi t_{os_f}/T} - 1\right) \left[ \frac{1}{t_{os_f}} e^{-\frac{j2n\pi t_{if}}{T}} \left(e^{-j2n\pi t_{os_f}/T} - 1\right) \right] e^{-jn\pi \left(2DT + t_{ir} + t_{on} + t_{off_f}\right)/T} \right]$$

#### Analytical approximation of the spectral envelope

Sala

**WEMPEC** 

Advancing Technology

for Humanity

# Spectrum comparison between simulation and analytical predictions for D=0.3



LEEE INDUSTRY APPLICATIONS SOCIETY SOCIETY To Paratice Control Control



# Spectrum Analysis of Source CM Voltage



Spectrum of CMV of single phase with varying duty cycle(SPWM)

$$S(k) = \frac{\left|L_{difference} \left|a_{R}d_{R}T\right|}{4k^{2}\pi^{2}} \left|\frac{1}{d_{R}} \left[\frac{\frac{1}{t_{ir}} \left(1 - e^{-j2k\pi t_{ir}/T}\right) + \frac{1}{t_{ir}} \left(1 - e^{-j2k\pi t_{ir}/T}\right) + \frac{1}{a_{R}} \left[\frac{1}{t_{os_{f}}} e^{-j2k\pi t_{os_{f}}/T} \left(1 - e^{-j2k\pi t_{os_{f}}/T}\right) + \frac{1}{a_{R}} \left[\frac{1}{t_{os_{f}}} e^{-j2k\pi t_{os_{f}}/T} \left(1 - e^{-j2k\pi t_{os_{f}}/T}\right) + \frac{1}{a_{R}} \left[\frac{1}{t_{os_{f}}} e^{-j2k\pi t_{os_{f}}/T} \left(1 - e^{-j2k\pi t_{os_{f}}/T}\right) + \frac{1}{a_{R}} \left[\frac{1}{t_{os_{f}}} e^{-j2k\pi t_{os_{f}}/T} \left(1 - e^{-j2k\pi t_{os_{f}}/T}\right) + \frac{1}{a_{R}} \left(1 - e^{-j2k\pi t_{os_{f}}/T}\right) \right] e^{-jk\pi t_{os_{f}}/T} \left(1 - e^{-j2k\pi t_{os_{f}}/T}\right) + \frac{1}{a_{R}} \left(1 - e^{-j2k\pi t_{os_{f}}/T}\right)$$

Spectrum of CMV of three phase with varying duty cycle

$$S_{tot}(k) = \frac{1}{3} \left( S_A(k) + S_B(k) + S_C(k) \right) \qquad \gamma_a = \frac{\sum_{i=0}^{\alpha-1} e^{-jkn\pi M_0 \sin\left(\frac{2\pi i}{\alpha}\right)}}{\alpha} \qquad \gamma_b = \frac{\sum_{i=0}^{\alpha-1} e^{-jkn\pi M_0 \sin\left(\frac{2\pi i}{\alpha} - \frac{2}{3}\pi\right)}}{\alpha} \qquad \gamma_c = \frac{\sum_{i=0}^{\alpha-1} e^{-jkn\pi M_0 \sin\left(\frac{2\pi i}{\alpha} + \frac{2}{3}\pi\right)}}{\alpha}$$

$$S_{tot}(k) = \frac{|L_{difference}|a_R d_R T|}{4k^2 \pi^2} \left| \frac{1}{d_R} \left[ \frac{1}{t_{ir}} \left(1 - e^{-j2k\pi t_{ir}/T}\right) + \frac{1}{t_{ir}} \left(1 - e^{-j2k\pi t_{ir}/T}\right) - \frac{1}{a_R} \left[ \frac{1}{t_{os_f}} e^{-j2k\pi t_{os_f}/T} - 1 \right) \right] e^{-jk\pi T \left(T + t_{ir} + t_{on} + t_{off_f}\right)} \frac{\gamma_a + \gamma_b + \gamma_c}{3} \right]$$

 $\gamma_a = \gamma_b = \gamma_c$  $S_{tot}(k) = S_A(k) = S_B(k) = S_C(k)$ 

### Spectrum envelop for three phase with varying duty cycle is same as that of single phase





# **Single Phase Test with Fixed Duty Cycle**

**WEMPEC** 

2000

EE

vancina Technoloav

for Humanity

FFF INDUSTR

nels

LECTRONICS SOCIETY



Source CMV with gate resistance at 49

Predicted Upper Bound

 $10^{7}$ 

Frequency(Hz)



value of CM spectrum decreases by approx. 6 dBµV

An Investigation into the Effect of the Gate Drive Resistance on the Performance of the Balanced Inverter- Pengkun Tian



 $10^{2}$ 



## Conclusion



- This paper presented a *simplified analytical model* that makes it possible to predict the impact of the gate drive resistance combined with unsymmetrical parasitic inductances on the *CM-EMI* performance of the balanced inverter
- After analyzing the switching events of the balanced inverter, the waveform of the source CM voltage has been investigated in detail considering gate resistance changes and unsymmetrical distribution of parasitic inductance between the upper and lower switches
- Analytical solution of the spectrum of the source CM voltage has been derived, and analytical solution match with the simulation result.
- Experiments have been conducted on an assembled demonstrator version of balanced inverter, and the test results match key features of the modeled source CM voltage waveform. When the gate drive resistance increases from 4  $\Omega$  to 8  $\Omega$ , the peak value of the spectrum of the source CM voltage decreases by approx. 6 dBµV, and the estimated efficiency of the power converter decreases from 98.9% to 98.3%.
- CM EMI performance of balanced voltage-source inverter is influenced by gate resistance due to the combined effects of changes in the current switching speeds during the switching transients and parasitic inductance differences in the upper and lower inverter halves.













- 1. A.K. Morya et al., "Wide bandgap devices in AC electric drives: opportunities and challenges," IEEE Trans. Transp. Electrific., vol. 5, no. 1, pp. 3-20, March 2019.
- 2. D. Han, C.T. Morris and B. Sarlioglu, "Common-mode voltage cancellation in PWM motor drives with balanced inverter topology," IEEE Trans. Ind. Electron., vol. 64, no. 4, pp. 2683-2688, April 2017.
- 3. P. Tian, W. Lee and B. Sarlioglu, "Study of performance of balanced inverter under influence of power loop stray inductance," in. Proc IEEE Transp. Electrif. Conf. Expo. (ITEC), Chicago, USA, 2020, pp. 659-664.
- 4. P. Tian, T. M. Jahns and B. Sarlioglu, "Analysis of EMI Source in the Balanced Inverter with Desynchronization of Gate Signals," in Proc IEEE Transp. Electrif. Conf. Expo. (ITEC), 2021, pp. 608-613.
- 5. J. Wang, H. S. Chung R. T. Li, "Characterization and experimental assessment of the effects of parasitic elements on the MOSFET switching performances," IEEE Trans. Power Electron., vol. 28, no. 1, pp. 573-590, 2013.
- N. Oswald, P. Anthony, N. McNeill, B. H. Stark, "An Experimental Investigation of the Tradeoff between Switching Losses and EMI Generation With Hard-Switched All-Si Si-SiC and All-SiC Device Combinations", IEEE Trans. Power Electron., vol. 29, no. 5, pp. 2393-2407, 2014.
- 7. X. Wang, Z. Zhao, K. Li, Y. Zhu, and K. Chen, "Analytical methodology for loss calculation of SiC MOSFETs," IEEE J. Emerg. Sel. Topics Power Electron., vol. 7, no. 1, pp. 71–83, Mar. 2019
- 8. D. Han, S. Li, Y. Wu, W. Choi, and B. Sarlioglu, "Comparative analysis on conducted CM EMI emission of motor drives: WBG versus Si devices," IEEE Trans. Ind. Electron., vol. 64, no. 10, pp. 8353–8363, Oct. 2017.







## Acknowledgement















# Thank You !

**Q & A** 



